| Tyler Mck     | ean La             | bz-ALU Design Prelab objective                  |
|---------------|--------------------|-------------------------------------------------|
| destro Al     | 1) that impleme    | ents 11 functions                               |
| aesis 11      | -O Trial Impleire  | 2 2 10101010                                    |
| List of for   | actions . ALL      | v accepts two 4-bit input values                |
| Add           |                    | one from switches                               |
| sub tract     |                    | one from pushbuttons                            |
| AND           | · res              | sult output displayed as a single               |
| Two's comp    | plement her        | xadecimal value on 7-segment display            |
| OR            | 10.5               |                                                 |
| XOR           |                    |                                                 |
| NOT           | Inputs             |                                                 |
| Shift Lef     | + . 4-bit          | input values: On board switches                 |
| Shift Rig     | ht A: i            | in STD-LOGIC-VECTOR (3 down to 8)               |
| notate Let    |                    | input values: Onboard pushbuttons               |
| Rotate Ri     | cht B1             | in STD-LOGIC-VECTOR (3 down tox)                |
|               | · 4-bit            | function value: 7 MOD 4-switch peripheral modul |
|               | output             |                                                 |
|               |                    | - segment display                               |
|               |                    | decimal result from function operation          |
|               | ()(                | itput: OUT STD_LOGIC= VECTOR (3 down to 0)      |
| Internal Cor  | noonents           |                                                 |
| wane          | 110                | Functionality.                                  |
|               | A,B-) Output       | Bit addition of A and B                         |
| ,             | 1,5                | result goes to output                           |
| Subtract      | A,B -> Output      | Bit subtraction of A from B                     |
|               |                    | resut goes to output                            |
| AND           | A,B -> output      | AND operation of AandB                          |
|               |                    | result goes to output                           |
| 2's Complemen | + AorB > output    | Perform Two's complement                        |
| 03 60 4 14 10 |                    | on either AarB, resultgoes to output            |
| OR            | A,B > output       | OR operation on A and B                         |
|               |                    | result goes to output                           |
| XOR           | A,B > output       | xor operation on AandB                          |
|               |                    | result goes to output                           |
| NOT           | AorB > output      | NOT operation performed on                      |
|               |                    | either A or B, result goes to output            |
| Shift left    | A -> output        | Shift left operation on A to output             |
|               | B is # ofshifts    | B determines # of shifts                        |
| Shifteight    | A-) output         | Shift eight operation on A to output            |
| 0             | Bis # of shitts    | B determines # of shifts                        |
| Rotate Left   | A -> output        | Rotale Left operation on A to output            |
|               | B is Hof rotations | B determines # of rotations                     |
| RotateRight   | A > output         | Rotate Right operation on A to output           |
| 3             | Bis #of rotations  | B determines # of rotations                     |
|               | 3                  |                                                 |
|               |                    |                                                 |
|               |                    |                                                 |
|               |                    |                                                 |
|               |                    |                                                 |



· Create a structural design that contains all 12 inputs, loutput,

and all Il function components.

function modules to particular PMOD 4-switch values for example, when PMOD => 0001, Add A and B when PMOD => 0010, subtract A from B

and so on.
The values of PMOD 4-switches would range from 0001 to 1011 with each binary count assigned to a particular function.



## Test Plan

- . create Il testbenches to varify each function works as expected
- · create testhench for ALU structural design to varify design works as a whole
- · Could inspect the subset of combinations that result in each lex value displayed to the 7-segment (truthtable provided below)

  Questions
  - · Should a set of inputs, switches or push buttons, take priority over another? (In the case of NOT or 2's complement)
  - · What should be done about carry bits or potential of regative results from some of operations?

|   | W | Χ | Υ | Z | Α | В | С | D | Е | F | G |
|---|---|---|---|---|---|---|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 |
| 2 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 |
| 3 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 |
| 4 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 |
| 5 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 |
| 6 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 |
| 7 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 |
| 8 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 9 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 |
| Α | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 |
| b | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 |
| С | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 |
| d | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 |
| E | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 |
| F | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 |